## **Amphenol SOCAPEX**

# PS SERIES PSVD6UU48P1200-X

VPX DC/DC POWER SUPPLY



- Vita 62 compliant
- 6U VPX form factor
- Six outputs

- DC/DC converter
- Up to 1200w

### **Special Features**

- VITA 62 compliant
- Remote sense
- High Efficiency
- Fixed switching frequency (250khz)
- External synchronization capability
- Indefinite short circuit

  Protection
- Over-voltage shutdown with auto-recovery
- Reverse batteryprotection
- Over temperature shutdown withauto-recovery
- EMI filtersincluded
- IPMI communication

### **Electrical Specifications**

### DC Input

18 to 48 V<sub>DC</sub>

Operation during transient IAW

MIL-STD-704F

DC Output\*

PO1: 12 V up to 40 A PO2: 12 V up to 40 A

702. 12 v up to 40

PO3: 5 V up to 12 A +12V Aux: +12 V up to 1 A

-12V\_Aux: -12 V up to 1

A 3.3V\_Aux: 3.3 V up to

12 A

**Isolation** 

Input to Output: 200 V<sub>DC</sub> Input to

Case: 200 V<sub>DC</sub>

Output to Case:

100 V<sub>DC</sub>

### Line/Load regulation

See Table 2

**Efficiency** 

Up to 90 %

EMC

Designed to meet<sup>†</sup> MIL-STD-461F: CE101, CE102, CS101

### Ripple and Noise

Typically, less than  $50\text{mV}_{\text{P-P}}$  (max.1%<sub>p</sub>). Measured across a  $0.1\mu\text{F}$  capacitor and  $10\mu\text{F}$  capacitor on load at Input Voltage of 18V-48V, all Temperature Range.

# Load Transient Overshoot and Undershoot

Output dynamic response of less than 5% at load Step of 30%-90%. Output returns to regulation in less than 1mSec

### Communication

IPMI protocol available for voltages, currents and temperature for all positive voltages (GAx, SCL, SDA)

Notes: Compliance achieved with  $50\mu H$  LISN, shielded cable and static resistive load.

### **Markets & Applications**





#### **Protections** \*

#### **Input**

### Input Reverse Polarity:

Protection for unlimited time

#### **Inrush Current Limiter**

Peak value of 5 x IIN for initial inrush currents lasting more than 50  $\mu$ Sec.

#### **Under Voltage**

Unit shuts down when input voltage drops below 16.5± 0.5VDC.

Automatic restart when input voltage returns to nominal range.

### **Over Voltage Lock-Out**

Unit shuts down when input steady state voltage rise above 55 ± 2VDC (Can be configured for 100V)
Automatic restart when input voltage returns to nominal range.

#### **Output**

# Passive over voltage protection on Aux outputs

Zener selected at 25% ± 5% above nominal voltage, is placed across the output for passive voltage limit.

## Active over voltage protection on VS# outputs

20% ± 5% above nominal voltage.

Automatic recovery when output voltage drops below threshold.

### Overload / Short-Circuit Protection

Continuous protection (10-30% above maximum current) for unlimited time (Hiccup). Automatic recovery when overload/short circuit removed.

#### General

#### **Over Temperature Protection**

Automatic shutdown at temperature of  $95 \pm 5$  °C (at unit edge) Automatic recovery when temperature drops below  $90 \pm 5$  °C. 5 °C Hysteresis guaranteed.

Note 1: Thresholds and protections can be modified / removed (please consult factory)

#### Environmental 1

Design to Meet MIL-STD-810G

#### **Temperature**

Operating: -55 °C to +85 °C at unit edge

Storage: -55 °C to +125 °C

### <u>Altitude</u>

Method 500.5, Procedure I & II Storage/Air Transport: 40 kft Operation/Air carriage: 70

kft

### Salt Fog:

Method 509.5

### <u>Fungus</u>

Does not support fungus growth, in accordance with the guidelines of MIL- STD-454, Requirement 4.

#### Humidity

Method 507.5, Up to 95% RH

#### <u>Shock</u>

Method 516.6

40g, 11msec saw-tooth (all

directions)

### **Vibration**

Shock: Saw-tooth, 20g peak, 11mS.

Vibration: Figure 514.6E-1. General minimum integrity exposure. (1 hour per axis.)

Note 1: **Environmental Stress Screening (ESS)** Including random vibration and thermal cycles is also available. **Please consult factory for details.** 

### Functions and Signals - According to VITA 62

| Signal<br>No. | Signal Name                  | Туре                                                   | Description                                                                                                                                                                                        |                                                                                                                                    |  |  |  |  |
|---------------|------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1             | FAIL*                        | Output                                                 | Indicates to other mod<br>the module.<br>Normally Open, Low du                                                                                                                                     | ules in the system that a failure has occurred in uring failure                                                                    |  |  |  |  |
| 2             | SYSRESET*                    | Output                                                 |                                                                                                                                                                                                    | ules in the system that all outputs are within oes Open when outputs are within their range.                                       |  |  |  |  |
| 3             | INHIBIT*                     | Input                                                  | Controls power supply<br>Connecting this signal t                                                                                                                                                  | outputs.<br>o SIG_RTN turns the output power OFF.                                                                                  |  |  |  |  |
| 4             | ENABLE*                      | Input                                                  | This signal in conjunction                                                                                                                                                                         | er to the power supply. on with INHIBIT* turns the output power ON o Table 1 for combination of INHIBIT* &                         |  |  |  |  |
| 5             | SYSRESET*                    | Input                                                  | Indicates to other modules in the system that all outputs are within their working level.                                                                                                          |                                                                                                                                    |  |  |  |  |
| 6             | PO#_SHARE                    | Bidirectio<br>nal                                      | Enables current share between two paralleled outputs on two device. Connect required outputs (same voltage) of both devices in parallel, and their appropriate SHARE signals for proper operation. |                                                                                                                                    |  |  |  |  |
| 7             | PO#_SENSE<br>PO#_SENSE_RTN   | Input                                                  | droop occurs due to cu                                                                                                                                                                             | voltage at regulation point, when voltage<br>rrent flowing through output wires. This<br>approximately 0.5V above nominal voltage. |  |  |  |  |
| 8             | GA0*,GA1*,GA2*<br>GA3*& GAP* | Input                                                  | Used for geographical a<br>GA4* is the most signif<br>GAP* indicates the pari                                                                                                                      | icant bit and GAO* is the least significant bit.                                                                                   |  |  |  |  |
| 9             | SCL                          | Bidirectional                                          | I2C bus Clock                                                                                                                                                                                      | Through this bus the voltage and temperature readouts can be shared                                                                |  |  |  |  |
| 10            | SDA                          | readous can be shared.                                 |                                                                                                                                                                                                    |                                                                                                                                    |  |  |  |  |
| 11            | +/-CLK                       | s used to allow the power supply frequency to equency. |                                                                                                                                                                                                    |                                                                                                                                    |  |  |  |  |

| *INHIBIT               | Low | Low  | High | High |
|------------------------|-----|------|------|------|
| *ENABLE                | Low | High | Low  | High |
| VS1, VS2, VS3, ±12VAux | OFF | OFF  | ON   | OFF  |
| 3.3V_AUX               | ON  | OFF  | ON   | OFF  |

Table 1





### **Detailed Information**

### 1. PSVD6UU48P1200-X Input Voltage Operation Range.

The PSVD6UU48P1200-X steady state operation voltage is 18V to 48V, continuously work up to 50V Input line.

### 1.1 Low Line Turn-on and Turn-off Limits

To avoid Turn-on and Turn-off glitch the unit have about 3.5V Hysteresis. The Turn-on threshold is under 20V and turn- off below 18V.

Those limits can be adjusted, contact Factory for more information.

### 2. Outputs Voltage Regulation

The PSVD6UU48P1200-X contains accurate internal sense lines to keep output voltage at less than 1.5% regulation for all Line/ Load and temperature range (see Table 2).

| Output           | 12V/35A       | 12V/35A       | 5V/12V<br>18A | 3.3VAux/15A | 12VAux/1A      | (-)12VAux/1A        | Remark                               |
|------------------|---------------|---------------|---------------|-------------|----------------|---------------------|--------------------------------------|
| Voltage<br>Range | 11.85 – 12.15 | 11.85 – 12.15 | 4.95 – 5.05   | 3.25 – 3.35 | VS1 – VS1-0.2V | (-)11.85 – (-)12.15 |                                      |
| Voltage<br>Range | 11.8 – 12.2   | 11.8 – 12.2   | 4.8 – 5.2     | 3.2 – 3.4   | 11.7 – 12.2    | (-)11.7 – (-)12.2   | Current Sharing for VS1, VS2 and VS3 |

Table 2: Outputs voltage regulation. VIN 18V - 48V, Temperature -55 °C - 85 °C

#### 2.1. Sense Lines

Sense Lines are provided for VS1, VS2 and VS3 output to compensate line voltage drop. Sense Lines proper connection is shown in Figure 1.

Each VSx output has its own *Sense Lines*, additional common *Sense RTN Line* is provided for all VSx Outputs (VITA 62 Standard).

Contact Factory for Sense configuration different than the VITA 62 standard.



### 3. Output Power

The PSVD6UU48P1200-X can deliver up to 1200 steady State at all temperature and input range.

| Total Power<br>Output | 12V/35A | 12V/35A | 5V/12V<br>18A | 3.3VAux/15A | 12VAux/1A | (-)12VAux/1A |
|-----------------------|---------|---------|---------------|-------------|-----------|--------------|
| 1200W                 | 35A     | 35A     | 18A           | 15A         | 1A        | 1A           |

Table 3: PSVD6UU48P1200-X Max current per output

### 3.1 Current Sharing (Optional)

Current sharing is available for VS1, VS2 and VS3 outputs. Load share pins should be connected for Hiccup synchronization. 3.3V Aux and ±12V Aux can be safely paralleled.

To obtain a good current sharing the following steps should be taken

- Connect hiccup pins of desired outputs to guarantee simultaneously Turn-on of paralleled outputs.
- Connect Sense Line of both paralleled outputs to the same point.
- Make sure Power traces are as identical as possible for both current sharing outputs.

### 4. IPMI Communication

### **Electrical Parameters**

Vcc: 3.3VDC

Pull-up: 2.2kOhm Input capacitance: 330pf

### **Slave Device Addressing**

- 256 address spaces

- Baud rate: 400kHz maximum

- 7 Bit Protocol

Support Slot Addressing per VITA 62

- Support Global Address 1010101 R/W

|                | MSB |    |    |    |    |    |    | LSB |
|----------------|-----|----|----|----|----|----|----|-----|
| Slot Number    | A6  | A5 | A4 | A3 | A2 | A1 | A0 | R/W |
| Slot1          | 1   | 0  | 0  | 0  | 0  | 0  | 1  |     |
| Slot2          | 1   | 0  | 0  | 0  | 0  | 1  | 0  |     |
| Slot3          | 1   | 0  | 0  | 0  | 0  | 1  | 1  |     |
| Slot4          | 1   | 0  | 0  | 0  | 1  | 0  | 0  |     |
| Slot5          | 1   | 0  | 0  | 0  | 1  | 0  | 1  |     |
| Slot6          | 1   | 0  | 0  | 0  | 1  | 1  | 0  |     |
| Slot7          | 1   | 0  | 0  | 0  | 1  | 1  | 1  |     |
| Slot8          | 1   | 0  | 0  | 1  | 0  | 0  | 0  |     |
| Slot9          | 1   | 0  | 0  | 1  | 0  | 0  | 1  |     |
| Slot10         | 1   | 0  | 0  | 1  | 0  | 1  | 0  |     |
| Slot11         | 1   | 0  | 0  | 1  | 0  | 1  | 1  |     |
| Slot12         | 1   | 0  | 0  | 1  | 1  | 0  | 0  |     |
| Slot13         | 1   | 0  | 0  | 1  | 1  | 0  | 1  |     |
| Slot14         | 1   | 0  | 0  | 1  | 1  | 1  | 0  |     |
| Slot15         | 1   | 0  | 0  | 1  | 1  | 1  | 1  |     |
| Slot16         | 1   | 0  | 1  | 0  | 0  | 0  | 0  |     |
| Global Address | 1   | 0  | 1  | 0  | 1  | 0  | 1  |     |

<sup>\*</sup> Slot location is determined by GAx per VITA 62

### Single read request

|   | 8 | Physical<br>Address | W | Α | Memory<br>Address | A | 8 | Physical<br>Address | R | A | DATA  | A | P |
|---|---|---------------------|---|---|-------------------|---|---|---------------------|---|---|-------|---|---|
| L |   | A6:A0               | 0 | 0 | B7:B0             | 0 |   | A6:A0               | 1 | 0 | D7:D0 | 1 |   |

| ſ | 8 | Physical<br>Address | W | Α | Memory<br>Address | A | 8 | Physical<br>Address | R | A | DATA  | A | DATA  | A | ••• | DATA  | A | P |
|---|---|---------------------|---|---|-------------------|---|---|---------------------|---|---|-------|---|-------|---|-----|-------|---|---|
|   |   | A6:A0               | 0 | 0 | B7:B0             | 0 |   | A6:A0               | 1 | 0 | D7:D0 | 0 | D7:D0 | 0 |     | D7:D0 | 1 |   |

 $S-\text{Start}, \, P\text{-} \, \, \text{Stop}$ 

 $\mathbf{W} - \text{Write bit}$ 

A - Acknowledge by master

A – Acknowledge by slave, DATA – Slave response

<sup>\*</sup> Global Address N/A

### **Memory Space**

| Address [8Bit] | Data [8Bit]            | Description [ 00-FF ]         |
|----------------|------------------------|-------------------------------|
|                |                        |                               |
| 0x00           | Temperature 1          | -55 °C to +120 °C Range       |
| 0x01           | Vin                    | <b>0V</b> to <b>64V</b> Range |
| 0x02           | +12V VS1 & VS2         | <b>0V</b> to <b>16V</b> Range |
| 0x03           | +12V Aux               | <b>0V</b> to <b>16V</b> Range |
| 0x04           | +12V VS1 & VS2         | <b>0V</b> to <b>16V</b> Range |
| 0x05           | +5V VS3                | <b>0V</b> to <b>16V</b> Range |
| 0x06           | +3.3V Aux              | <b>0V</b> to <b>16V</b> Range |
| 0x07           | -12V Aux               | <b>0V</b> to <b>16V</b> Range |
| 0x08           | +12V VS1 & VS2 Current | OA to 80A Range               |
| 0x09           | +12V Aux Current       | OA to 4A Range                |
| 0x0A           | +12V VS1 & VS2 Current | OA to 80A Range               |
| ОхОВ           | +5V VS3 Current        | OA to 32A Range               |
| 0x0C           | +3.3V Aux Current      | OA to 32A Range               |
| 0x0D           | Temperature 2          | -55 °C to +120 °C Range       |
| 0x0E           | Software Version       | X,Y Hex                       |
| 0x0F – 0xFF    |                        |                               |

**Amphenol SOCAPEX** 

### Pin Assignment

### **Connector PO**







| Pin Number | Signal Name |
|------------|-------------|
| P7         | +DC_IN      |
| P6         | +DC_IN      |
| P5         | -DC_IN      |
| P4         | -DC_IN      |
| P3         |             |
| P2         |             |
| P1         | CHASSIS_GND |

### **Connector P1**



| DOL /C           |     | PU | VER | SIG                  | NIL            |     | PUV | ER  |     | 1                    | 210                  | MAL.           |                | PD | ZIGNAL |                      |                      | POWER                |    |     |
|------------------|-----|----|-----|----------------------|----------------|-----|-----|-----|-----|----------------------|----------------------|----------------|----------------|----|--------|----------------------|----------------------|----------------------|----|-----|
| ROWS             |     | P1 | P2  | 1                    | 5              | P3  | P4  | P5  | P6  | 3                    | 4                    | 5              | 6              | P7 | P8     | 7                    | 8                    | 9                    | P9 | P10 |
| D<br>C<br>B<br>A |     | GS | GS  | Z5<br>Y5<br>R5<br>D5 | Z5<br>Y5<br>R5 | GS  | GS  | GS  | 55  | Z5<br>Y5<br>R5<br>D5 | Z5<br>Y5<br>R5<br>D5 | Z5<br>Y5<br>R5 | 25<br>YS<br>R5 | GS | 33     | Z5<br>Y5<br>R5<br>D5 | Z5<br>Y5<br>R5<br>D5 | 75<br>75<br>85<br>05 | GS | GS  |
|                  | ZAC | P+ | 82+ | 4AI                  | CP-            | 165 | +24 | ACF | +12 | 125                  | 2A1                  | CP             | T              |    |        | -                    |                      |                      |    | -   |



| Pin Number | Pin Name      |
|------------|---------------|
| P10        | 12V/36A PO1   |
| P9         | 12V/36A PO2   |
| A9         | PO1_SENSE     |
| В9         | PO2_SENSE     |
| C9         | PO3_SENSE     |
| D9         | (-)CLK        |
| A8         | PO1_SENSE_RTN |
| B8         | PO2_SENSE_RTN |
| C8         | PO3_SENSE_RTN |
| D8         | +CLK          |
| A7         | PO1_SHARE     |
| B7         | PO2_SHARE     |
| C7         | PO3_SHARE     |
| D7         | SIGNAL_RETURN |
| P8         | POWER_RETURN  |
| P7         | POWER_RETURN  |
| A6         | +CLK          |
| B6         | -CLK          |
| C6         | -12V_AUX      |
| D6         | SYSRESET*     |
| A5         | GAP*          |
| B5         | GA4*          |
| C5         | SCL           |
| D5         | SDA           |
| A4         | GA3*          |
| B4         | GA2*          |
| C4         | GA1*          |
| D4         | GA0*          |
| A3         | UD2           |
| В3         | +12V_AUX      |
| C3         | N.C           |
| D3         | N.C           |
| P6         | 5V/18A PO3    |
| P5         | 5V/18A PO3    |
| P4         | POWER_RETURN  |
| P3         | POWER_RETURN  |
| A2         | N.C           |
| B2         | FAIL*         |
| C2         | INHIBIT*      |
| D2         | ENABLE*       |
| A1         | UD3           |
| B1         | UD4           |
| C1         | UD5           |
| D1         | UD6           |
| P2         | 3.3V/15A      |
| P1         | POWER_RETURN  |

### **Outline Drawing**







### Notes

- 1. Dimensions are in Inches [mm]
- 2. Tolerance is:  $.XX \pm 0.01 \, \text{IN} \\ .XXX \pm 0.005 \, \text{IN}$
- 3. Weight: Approx. 3.9 lbs

Note: Specifications are subject to change without prior notice by the manufacturer





